# T8051XC3

# Ultra-Small 8051-Compatible Microcontroller

The T8051XC3 core implements one of the smallest available 8-bit MCS®51-compatible microcontrollers. The core integrates an 8051 CPU with a serial communication controller, flexible timer/counter, multi-purpose I/O port, interrupt controller, and optionally with a debug unit supporting JTAG and Single-Wire interfaces.

The MCU executes some 8051 instructions in a single clock cycle, thus providing 0.1235 DMIPS/MHz (using the IAR Compiler) or 7.94x the performance per MHz of the original Intel 8051. Furthermore, the core can run at frequencies over 800MHz on a 40nm technology, offering performance that is almost 900x that of the original 8051.

The T8051XC3 runs the legacy code of existing systems, but is also ready for highly productive new software development. This is facilitated through CAST's on-chip debugging option, and debug pods that cooperate with the Keil  $\mu$ Vision C51 and IAR Embedded Workbench for 8051 IDEs.

This T8051XC1 IP core builds on CAST's experience with hundreds of 8051 IP customers going back to 1997. It is rigorously verified, scanready, and available in sourcecode RTL or targeted FPGA netlist. The core is strictly synchronous, with positive-edge clocking (except in the optional module), synchronous/asynchronous reset (user-selectable), and no internal tristates.



## **Applications**

The T8051XC3 core is an ideal microcontroller for applications with strict area and power requirements. Its processing power is sufficient for controlling, calibrating, and preprocessing data from a wide range of MEMs, sensors, or analog front ends. It also provides an easily programmed alternative to hard-coded control logic (e.g FSMs).

## Support

The core as delivered is warranted against defects for ninety days from purchase. Thirty days of phone and email technical support are included, starting with the first interaction. Additional maintenance and support options are available.

# Sample Implementation Results

The following are sample ASIC pre-layout results and <u>do not</u> represent the absolute highest speed or smallest area possible. (Area figures do not include memories.)

| Configuration       | Technology | Area<br>(Eq. Gates) | Freq.<br>(MHz) |
|---------------------|------------|---------------------|----------------|
| T8051XC3 (CPU-only) | TSMC 65nm  | 4,400               | 100            |
| T8051XC3            | TSMC 65nm  | 7,900               | 100            |
| T8051XC3 (CPU-only) | TSMC 16nm  | 4,250               | 300            |
| T8051XC3            | TSMC 16nm  | 7,300               | 300            |

#### **FEATURES**

- Fully compatible with the MCS®51 instruction set
- Compact silicon footprint:
  - o CPU-Only: 4.4K Gates on 65nm
  - Complete MCU: 7.3K Gates on 16nm
- 0.1235 DMIPs/MHz or 7.94x more performance per MHz than the original Intel<sup>TM</sup> 8051 with the IAR compiler

#### **Software Development**

- Supported by IAR Embedded Workbench<sup>™</sup> for 8051 and Keil µVision<sup>™</sup> C51 IDEs
- JTAG-based or Single-Wire Serial Debug
- Compatible with any MCS®51 compiler

#### **Interfaces and Peripherals**

- Special Function Registers interface
- Up to 256B of internal data memory interface
- External memory Interface
  - Up to 64KB external program memory
  - Up to 64KB external data memory
- Interrupt Controller with two or four priority levels, and eight interrupt sources
- 8-bit Parallel I/O Port
- Serial 0 full-duplex serial (UART) interface
- Timer 1: Flexible timer/counter
- On-Chip Debug Support (OCDS)
- Power Management Unit with powerdown modes (IDLE/STOP)
- Other peripherals and extensions available upon request

#### **Deliverables**

- Verilog RTL source code or FPGA netlist
- An example chip implementation, which uses the core in a sample system
- Sophisticated self-checking HDL Testbench
- Sample Simulation and Synthesis scripts
- Comprehensive documentation



