The H16450S is a standard UART providing 100% software compatibility with the popular Texas Instruments 16450 device. It performs serial-to-parallel conversion on data originating from modems or other serial devices, and performs parallel-to-serial conversion on data from a CPU to these devices.

Developed for easy reuse in ASIC and FPGA applications, the H16450S is available optimized for several technologies with competitive utilization and performance characteristics.

Applications

The H16450S can be utilized for a variety of applications including:

- Serial or modem computer interface
- Serial interface within modems and other devices

Block Diagram

Features

- Capable of running all existing 16450 software
- Fully Synchronous design. All inputs and outputs are based on the rising edge of clock
- Adds or deletes standard asynchronous communication bits (start, stop and parity) to or from the serial data
- Independently controlled transmit, receive, line status and data set interrupts
- Programmable baud generator divides any input clock by 1 to \((2^{16} - 1)\) and generates the 16 x clock
- Modern control functions (CTSn, RTSn, DSrn, DTRn, RIn, and DCDn)
- Fully programmable serial interface characteristics:
  - 5, 6, 7, or 8 bit characters
  - Even, odd, or no-parity bit generation and detection
  - 1, 1½, or 2 stop bit generation
  - Baud generation
- False start bit detection
- Complete status register
- Internal diagnostic capabilities: loopback controls for communications link fault isolation
- Full prioritized interrupt system controls
**Functional Description**

As shown in the Block Diagram and explained below, the H16450S includes six major blocks: Interface, Registers, RXBlock, Interrupt Control, Baud Rate Generator, and TXBlock.

**Interface**
The Interface block is responsible for handling the communications with the processor (or parallel) side of the system. All writing and reading of internal registers is accomplished through this block.

**Registers**
The Registers block holds all of the device’s internal registers. See the Register Description table for details on existing registers and their addresses. Some information comes from the other blocks, but this is all gathered together in the Registers block and made available to all blocks.

**RXBlock**
This is the receiver block. It handles the receiving of the incoming serial word. It is programmable to recognize data widths such as 5, 6, 7 or 8 bits, various parity settings such as even, odd or no parity and different stop bits of 1, 1½ and 2 bits. It checks for errors in the input data stream such as overrun errors, frame errors, parity errors and break errors. If the incoming word has no problems it is placed in the Receiver Holding register.

**Interrupt Control**
The Interrupt Control block sends an interrupt signal back to the processor depending on the state of the received and transmitted data. There are various levels of interrupt which can be read from the Interrupt Identification register, which gives the level of interrupt. Interrupts are sent in the condition of empty transmission or receiving buffers, an error in the receiving of a character, or other conditions requiring the attention of the processor.

**Baud Rate Generator**
This block takes the input clock, CLK, and divides it by a programmed value (from 1 to \(2^{16} - 1\)). This divided clock is then divided by 16 to create the transmission clock called the Baudout clock.

**TXBlock**
The Transmit block handles the transmission of data written to the Transmission Holding register. It adds required start, parity and stop bits to the data being transmitted so that the receiving device can do the proper error handling and receiving.

**Component Substitution**
The H16450S core is modeled after the Texas Instruments 16450. The following points differentiate the H16450S from the Texas Instruments device. In order to create a core with the same functions a wrapper is required. A sample wrapper is included.

- No provision is made for a crystal. The CLK input is designed to accept a standard digital input.
- The RCLK input in the Asynchronous version is replaced by CLK.
- The bi-directional Data Bus has been split into an input and an output component. In order to use the core with a bi-directional Data Bus, the DDIS signal can be used as the controlling signal for the tri-state drivers.
- RDN, WRN CS1 and CS2N have been eliminated. A single signal takes their place. These are RD, WR and CS.
- The ADSN signal has been removed. The H16450S functions as if the ADSN signal is held low. The included wrapper can be used to add the ADSN functionality latching the address and data buses.
- The main clock input CLK must be active from power-up.
- The Baudrate Generator is reset to the 0001h value upon activation of the MR signal. Programming the BRG to 0000h is an illegal value. The minimum value for the BRG is 0001h. The Output Data Bus always shows the value of the last register read.
- The Output Data Bus always shows the value of the last register read.

**Implementation Results**

H16450S reference designs have been evaluated in a variety of technologies. The following are sample Xilinx results assuming all core I/Os are routed off-chip and optimized for area.

<table>
<thead>
<tr>
<th>Supported Family</th>
<th>Slices</th>
<th>GCLK</th>
<th>IOBs</th>
<th>Fmax (MHz)</th>
<th>ISE Version</th>
</tr>
</thead>
<tbody>
<tr>
<td>Spartan-3E 3S1200E-5</td>
<td>236</td>
<td>1</td>
<td>39</td>
<td>146</td>
<td>12.2i</td>
</tr>
<tr>
<td>Spartan-6 6SLX25-3</td>
<td>83</td>
<td>1</td>
<td>39</td>
<td>169</td>
<td>12.2i</td>
</tr>
<tr>
<td>Virtex-5 5VLX30-3</td>
<td>94</td>
<td>1</td>
<td>39</td>
<td>280</td>
<td>12.2i</td>
</tr>
<tr>
<td>Virtex-6 6VLX130T-3</td>
<td>64</td>
<td>1</td>
<td>39</td>
<td>363</td>
<td>12.2i</td>
</tr>
</tbody>
</table>
Support
The core as delivered is warranted against defects for ninety days from purchase. Thirty days of phone and email technical support are included, starting with the first interaction. Additional maintenance and support options are available.

Verification
The core has been verified through extensive simulation and rigorous code coverage measurements. It has been FPGA-proven, and exercised with a FireWire video camera in a demonstration system. (Say most concrete or best thing possible.)

Deliverables
The core is available in ASIC (synthesizable HDL) and FPGA (netlist) forms, and includes everything required for successful implementation. The Xilinx version includes:

- Post-synthesis EDIF netlist
- Wrapper for pin compatible replacement
- Testbench (self checking)
- Simulation script, vectors, expected results, and comparison utility
- Place and route script
- Comprehensive user documentation, including detailed specifications and a system integration guide