BA22-DE Core — Xilinx Implementation Results

The BA22-DE can be mapped to any ASIC technology or FPGA device (provided sufficient silicon resources are available).  The following results reported from Xilinx tools, assume a 4kx64 RAM connected to the IQEM bus, an 8kx32 RAM con-nected to the DQEM bus, that all clocks are driven by a common source, and that all core I/Os are routed off-chip. The provided figures do not represent the higher speed or smaller area for the core. Area, power and speed depend on core configuration and tool optimizations. Furthermore power consumption depends on power management, software and memories configuration. Please contact CAST to get characterization data for your target configuration and technology.

Family
Device
Logic
(Slices)
Freq.
(MHz)
Memory*
(BRAM)
Spartan-6
XC6SLX150T-3
1,276
72
32
Virtex-5
XC5VLX110-3
1,359
104
16
Virtex-6
XC6SLX130T-3
1,367
120
16
* Memory required for the implementation of QMEMs, not he CPU.

close window