The AES-C core implements data encryption and decryption using Rijndael encoding in compliance with the FIPS-197 Advanced Encryption Standard (AES). Fixed support for one of the common block-cipher modes leads to optimized area characteristics.

The core can be run-time programmed to perform either encryption or decryption, and to use a 128-bit, 192-bit or 256-bit cipher key.

Two architectural versions are available to suit system requirements. The Standard version (AES32-C) is more compact, using a 32-bit datapath and requiring 44/52/60 clock cycles for each data block (128/192/256-bit cipher key, respectively). The Fast version (AES128-C) achieves higher throughput, using a 128-bit datapath and requiring 11/13/15 clock cycles for each data block. The Fast version can achieve rates of 2.0 Gbps or more in FPGAs, and 5 Gbps or more in ASICs.

The core includes an internal round key table in which expanded AES encryption and decryption key values are stored. An optional Key Expander module can automatically generate the round keys and fill the table, or this can be handled externally by the user.

Fully-stallable input and output interfaces simplify AES integration for different applications. These enable system software to stop the input stream according to a specific data arrival rate, or to stop the output stream when the core is not able to receive data.

The core has been verified against the AES FIPS 197 standard using the NIST AES Algorithm Validation Suite (AESAVS), NIST document SP800-38A, and additional random test vectors. Deliverables include all these tests, plus a bit-accurate model (BAM) for generating additional test vectors. The AES-C core has been evaluated in a variety of technologies, and is available optimized for ASICs or FPGAs.

**Applications**

The AES-C core is suitable for a variety of applications, including: secure networking routers; wireless communications; encrypted data storage; secure video surveillance systems; and electronic financial transactions.

**Block Diagram**

- Conforms to the Advanced Encryption Standard (AES) standard (FIPS PUB 197)
- Single module efficiently integrates multiple AES functions
- Run-time programmable for:
  - Encryption or Decryption
  - Cipher Key length: 128-192- or 256-bits
- Executes one AES mode, configured prior to synthesis:
  - ECB (Electronic Codebook)
  - CBC (Cipher Block Chaining)
  - CFB (Cipher Feedback)
  - OFB (Output Feedback)
  - CTR (Counter)
- Two architectural versions:
  - Standard is more compact: 32-bit data path size
    Processes each 128-bit data block in 44/52/60 clock cycles for 128/192/256-bit cipher keys, respectively
  - Fast yields higher transmission rates:
    Processes each 128-bit block in 11/13/15 clock cycles for 128/192/256-bit cipher keys, respectively
- Optional Key Expander automatically generates and stores Round Keys for AES processing
- Round key (encryption) and inverse round key (decryption) both stored internally
- Verified against the AES FIPS 197 standard using:
  - Known Answer Tests (KAT) of the NIST AES Algorithm Validation Suite (AESAVS),
  - Block cipher modes tests of NIST document SP800-38A,
  - Additional random test vectors
- Fully-stallable input and output interfaces, ideal for streaming applications, e.g. system software can:
  - pause input processing to match slow transmission, or
  - pause output processing to allow a slower application to catch up with decrypted data
- Optimized design for ASIC or FPGA implementations
- Deliverables include bit-accurate software model (BAM) for easy user-generation of tests

n = 127 for Fast AES-C core.
n = 31 for Standard AES-C core.
Functional Description

The core performs standard AES processing, efficiently combining some steps into a single look-up table operation. It operates in one of the common block cipher modes (ECB, CBC, CFB, OFB, CTR) as selected before synthesis.

The round key values for the current cipher key must be calculated prior to any encryption or decryption operation, by system software, or with the optional Key Expander to save processing time. The values are stored in the Round Key Table and accessed by the AES CoDec Engine. Both the round key for encryption and the inverse round key for decryption are stored; the inverse round key is obtained by using the Inverse MixColumns function.

The core can encrypt or decrypt a stream of 128-bit blocks of data until a new cipher key has to be used and the round key values recalculated. The cipher key size and whether the core will encrypt or decrypt the data block are controlled by the state of input control signals, and may be changed on the beginning of each block without any performance penalty.

A powerful input/output interface permits fully-stallable data streaming through the core. The application receiving the output of the core can arbitrarily pause the generation of output data. In a similar way, the application that feeds data to the input can arbitrarily pause the data stream to the core.

Implementation Results

AES-C reference designs have been evaluated in a variety of technologies. The following are sample Altera results for the standard AES-C core in ECB, without the optional Key Expander, and optimized for speed. All I/Os are assumed to be routed off-chip and I/O registers are included.

<table>
<thead>
<tr>
<th>Family Device</th>
<th>LEs/ALUTs</th>
<th>Memory</th>
<th>I/Os</th>
<th>Fmax (MHz)</th>
<th>Throughput (Mbps)</th>
<th>Quartus</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cyclone EP1C12-6</td>
<td>792</td>
<td>10 M4K</td>
<td>115</td>
<td>111</td>
<td>321</td>
<td>7.2</td>
</tr>
<tr>
<td>Cyclone-II EP2C20-6</td>
<td>779</td>
<td>10 M4K</td>
<td>115</td>
<td>119</td>
<td>345</td>
<td>7.2</td>
</tr>
<tr>
<td>Cyclone-III EP3C120-6</td>
<td>789</td>
<td>6 M9K</td>
<td>115</td>
<td>136</td>
<td>394</td>
<td>7.2</td>
</tr>
<tr>
<td>Stratix EP1S10-5</td>
<td>760</td>
<td>10 M4K</td>
<td>115</td>
<td>113</td>
<td>327</td>
<td>7.2</td>
</tr>
<tr>
<td>Stratix-II EP2S15-3</td>
<td>632</td>
<td>10 M4K</td>
<td>115</td>
<td>192</td>
<td>556</td>
<td>7.2</td>
</tr>
<tr>
<td>Stratix-III EP3SE50-2</td>
<td>630</td>
<td>6 M9K</td>
<td>115</td>
<td>208</td>
<td>603</td>
<td>7.2</td>
</tr>
</tbody>
</table>

Note: key expander adds another 550 LEs

Export Permits

This encryption technology is governed internationally by export regulations. Immediate export of the core is permitted to the following countries for uses not related to weapons of mass destruction:

Australia Japan Switzerland
Canada New Zealand United States
European Union Norway Member States

Please contact CAST to discuss delivery to other destinations; approval is subject to the applicable export licenses being granted. The license can be generated from either the EU or the USA. Please note that licensees are responsible for complying with the applicable requirements for re-export of electronics containing strong encryption technology.

Support

The core as delivered is warranted against defects for ninety days from purchase. Thirty days of phone and email technical support are included, starting with the first interaction. Additional maintenance and support options are available.

Verification

The core has been verified through extensive synthesis, place and route and simulation runs. It has also been embedded in several products, and is proven in FPGA technologies.

Deliverables

The AES-C is available as a soft core (synthesizable HDL) for ASIC technologies and as a firm core (netlist) for FPGA technologies, and includes everything required for successful implementation. The Altera version includes:

The core is available in ASIC (synthesizable HDL) and FPGA (netlist) forms, and includes everything required for successful implementation. The Altera version includes:

- Post-synthesis EDIF netlist
- Sophisticated self-checking Testbench (Verilog versions use Verilog 2001)
- Software (C++) Bit-Accurate Model and test vector generator
- Simulation scripts
- NIST KAT test vectors, SP800-38A test vectors, additional vectors for block cipher modes
- Place and route scripts
- Comprehensive user documentation, including detailed specifications and a system integration guide