This DMA IP megafunction implements a configurable, single-channel, direct memory access controller for the 32-bit wide AHB bus. It conforms to the Advanced Micro controller Bus Architecture 2.0 (AMBA) specification.

The DMA32 controller contains useful features such as incrementing and non-incrementing addressing, linked list operation, and interrupt control to alert the processor to the DMA’s status.

Non-incrementing addressing is useful for transferring data to and from peripherals with FIFOs or a single data port. Incrementing addressing is useful for transferring data to and from memories or peripherals containing memory. Linked list support is useful for non-contiguous memory transfer operations.

The DMA32 controller acts as a bus master device that controls data block transfers from a source memory or peripheral to a destination memory or peripheral. The controller can implement multiple DMA channels simply by instantiating more than one controller on the AMBA AHB bus. Arbitration is handled by the AHB system bus.

Applications

The DMA32 controller is suitable for a variety of applications requiring data transfers without the use of a processor such as:

- Microprocessor subsystems (specifically AMBA 2.0 AHB systems)
- Display systems
- USB, Ethernet, and Serial Communications
- Encryption/Decryption systems
- Data processing

Block Diagram
Implementation Results

DMA32 reference designs have been evaluated in a variety of technologies. The following are sample Altera results.

<table>
<thead>
<tr>
<th>Altera Device</th>
<th>LEs/ ALUTs</th>
<th>Memory</th>
<th>DSP</th>
<th>I/Os</th>
<th>Fmax (MHz)</th>
<th>Quartus</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cyclone-III EP3C16-6</td>
<td>3,597</td>
<td>-</td>
<td>-</td>
<td>230</td>
<td>100</td>
<td>9.1</td>
</tr>
<tr>
<td>Cyclone-IV EP4C30-6</td>
<td>2,485</td>
<td>-</td>
<td>-</td>
<td>230</td>
<td>106</td>
<td>9.1</td>
</tr>
<tr>
<td>Stratix-IV EP4SGX180-2</td>
<td>1,861</td>
<td>-</td>
<td>-</td>
<td>230</td>
<td>176</td>
<td>9.1</td>
</tr>
<tr>
<td>Stratix-V SSXEA3K2-2</td>
<td>1,856</td>
<td>-</td>
<td>-</td>
<td>230</td>
<td>188</td>
<td>10.0</td>
</tr>
</tbody>
</table>

Support

The megafunction as delivered is warranted against defects for ninety days from purchase. Thirty days of phone and email technical support are included, starting with the first interaction. Additional maintenance and support options are available; contact CAST Sales.

Verification

The megafunction has been verified through extensive simulation and system level prototyping using ARM based systems. It has also been successfully embedded in several products.

Deliverables

The megafunction is available in ASIC (synthesizable Verilog) or FPGA (netlist) forms, and includes everything required for successful implementation. The Altera version includes:

- Post-synthesis EDIF netlist
- AMBA Bus Functional Model (Verilog)
- Sophisticated self-checking Testbench (Verilog)
- Simulation script, vectors, expected results, and comparison utility;
- Place and route script
- Comprehensive user documentation, including detailed specifications, software guide, and a system integration guide

Related Platforms and Megafunctions

Platforms
- PiP-AMBA Platform

Megafunctions
- AHB Channel
- APB Channel
- AMBA AHB to APB bridge
- AHB Arbiter
- AHB External Bus Interface
- AHB Internal Synchronous SRAM Controller
- AHB Interrupt Controller
- AHB TFT LCD Controller
- AHB STN LCD Controller
- APB General Purpose IO
- APB Parallel-Printer Port
- APB Pulse Width Modulator
- APB Real Time Clock
- APB Counter-Timer
- APB 16450/16550 Compatible UART
- APB Watchdog Timer

For more information
Contact:
at 770-680-2500
Email : Sales@SoCSolutions.com
Or visit our website at www.SoCSolutions.com